## [Total No. of Printed Pages:2]

## **CODE NO:- Z-97**

## **FACULTY OF ENGINEERING S.E (CSE/IT) Examination - June – 2015**

## Digital Electronics

|                     |      |                                                                                             | (Kevised)                                                                              |                  |  |  |  |
|---------------------|------|---------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------|------------------|--|--|--|
| [Time: Three Hours] |      |                                                                                             | [Max. Marks: 80]                                                                       | [Max. Marks: 80] |  |  |  |
|                     |      |                                                                                             | "Please check whether you have got the right question paper."                          |                  |  |  |  |
| <i>N.B</i>          |      | i                                                                                           | Question no.1 & Q. No. 6 are compulsory. Solve another <u>four</u> questions taking tw | o from           |  |  |  |
|                     |      |                                                                                             | each section                                                                           |                  |  |  |  |
|                     |      | i                                                                                           | Assume suitable data wherever needed.                                                  |                  |  |  |  |
|                     |      |                                                                                             | SECTION-A                                                                              |                  |  |  |  |
| Q.1                 |      | Solve any fiv                                                                               | <u>e</u> questions.                                                                    | 10               |  |  |  |
|                     | a)   | Draw truth ta                                                                               | ble for logic expression.                                                              |                  |  |  |  |
|                     |      | $y = A\overline{\overline{B}} + A\overline{\overline{B}}$                                   |                                                                                        |                  |  |  |  |
|                     | b)   | ,                                                                                           |                                                                                        |                  |  |  |  |
|                     | c)   | Verify the commutative law for AND operation.                                               |                                                                                        |                  |  |  |  |
|                     | d)   | Draw 4 variable k-maps.<br>Convert following sop expression to pos from $Y = AB + BC + C$ . |                                                                                        |                  |  |  |  |
|                     | ,    |                                                                                             | <del></del>                                                                            |                  |  |  |  |
|                     | e)   |                                                                                             | wing expression by using NOR gates only $Y = (AB + BC).\overline{A}$                   |                  |  |  |  |
|                     | f)   | Compare digi                                                                                | ital and analog signals.                                                               |                  |  |  |  |
| 0.2                 | ۵)   | Minimiza tha                                                                                | following logic symmetries using VMAD and implement reduced symmetries using           | 06               |  |  |  |
| Q.2                 | a)   |                                                                                             | c following logic expression using KMAP and implement reduced expression using         | 08               |  |  |  |
|                     | 1- \ |                                                                                             | $(A, B, C, D) = \pi M (2, 7, 8, 9, 10, 12)$                                            | 07               |  |  |  |
|                     | b)   | Design 10 bit                                                                               | even parity checker by using IC 74180.                                                 | 07               |  |  |  |
| Q.3                 | a)   | Design full a                                                                               | dder using 3 lines to 8 line decoder.                                                  | 07               |  |  |  |
|                     | b)   | _                                                                                           | following expression by using Quine M <sub>C</sub> Cluskey method-                     | 08               |  |  |  |
|                     | - /  |                                                                                             | $0 = \sum_{i=1}^{n} m(1, 3, 5, 8, 9, 11, 15) + d(2, 13)$                               |                  |  |  |  |
|                     |      | , ( , , -, ,                                                                                |                                                                                        |                  |  |  |  |
| Q.4                 | a)   | Design gray t                                                                               | to binary code converter.                                                              | 07               |  |  |  |
|                     | b)   | Design full ac                                                                              | dder using MUX.                                                                        | 08               |  |  |  |
|                     |      |                                                                                             |                                                                                        |                  |  |  |  |
| Q.5                 | a)   | •                                                                                           | mean by PLD? Compare PAL and PLA.                                                      | 07               |  |  |  |
|                     | b)   | Which logic a                                                                               | gates are universal gates? Why? Explain in detail.                                     | 08               |  |  |  |
|                     |      |                                                                                             | SECTION -B                                                                             |                  |  |  |  |
| Q.6                 |      | Solve any fiv                                                                               |                                                                                        | 10               |  |  |  |
|                     | a)   | What is ADC                                                                                 |                                                                                        |                  |  |  |  |
|                     | b)   | What are the                                                                                | types of shift register?                                                               |                  |  |  |  |
|                     | c)   | Write any for                                                                               | ur applications of digital counter.                                                    |                  |  |  |  |
|                     | d)   | How many fl                                                                                 | f are needed to design MOD –II ripple counter.                                         |                  |  |  |  |
|                     | e)   | _                                                                                           | ic symbol of clocked S-R flf. Write its truth table.                                   |                  |  |  |  |
|                     | f)   | •                                                                                           | ur applications of shift register.                                                     |                  |  |  |  |
|                     | g)   | What do you                                                                                 | mean by edge triggered flf?                                                            |                  |  |  |  |
| Q.7                 | a)   | Explain the w                                                                               | vorking of universal shift register IC 7494.                                           | 07               |  |  |  |
| <b>~</b> .,         | b)   | -                                                                                           | xplain working of MOD-5 ripple counter.                                                | 08               |  |  |  |
|                     | ٥,   | 2 13.811 4114 61                                                                            |                                                                                        |                  |  |  |  |
| Q.8                 | a)   | Draw the diag                                                                               | gram for 4 bit serial In serial out right shift. Explain it.                           | 08               |  |  |  |

07

Explain implementation of weighted resistor DAC.

b)

| Q.9  | a)<br>b) | Design 4 bit synchronous counter usir Explain dual slop ADC.              | ng D type flf. | 08<br>07 |
|------|----------|---------------------------------------------------------------------------|----------------|----------|
| Q.10 | a)<br>b) | Convert i) S-R flf to D type flf ii) Compare synchronous and asynchronous | 71             | 08<br>07 |