## SUBJECT CODE:- 230 FACULTY OF ENGINEERING AND TECHNOLOGY S.E. (EEP/EE/EEE) Examination Nov/Dec 2015 Analog & Digital Circuits (Revised)

| [Time: Three Hours] |                                             | lours]                                                                                                                                                                                                                                                                                          | [Max. Marks: 80] |
|---------------------|---------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------|
|                     |                                             | "Please check whether you have got the right question paper."<br>N.B i) Q.No.1 and Q.No.6 are compulsory.<br>ii) Solve any two questions from remaining for each section.<br>Section A                                                                                                          |                  |
| Q.1                 | Solve a<br>a.<br>b.<br>c.<br>d.<br>e.<br>f. | iny five from following<br>(1010101) <sub>2</sub> =(?) <sub>16</sub><br>Find 2's compliment of (11001100) <sub>2</sub><br>Convert following from gray to binary.(110110)<br>(1010111) <sub>2</sub> +(110011) <sub>2</sub> =?<br>Explain AND & OR gate.<br>(134) <sub>10</sub> =(?) <sub>8</sub> | 10               |
| Q.2                 | a)<br>b)                                    | Construct AND, OR & NOT logic using NAND gate.<br>Explain the working of multiplexer                                                                                                                                                                                                            | 08<br>07         |
| Q.3                 | Simplif<br>a.<br>b.<br>c.                   | Y following equation using K map.<br>$Y = BCD + A\overline{C}D + \overline{A}B\overline{C} + \overline{A}BD$ $Y = B\overline{C}D + BCD + \overline{B}C\overline{D} + \overline{B}CD$ $Y = ABCD + \overline{A}B\overline{C}\overline{D}$                                                         | 15               |
| Q.4                 | a)<br>b)                                    | Explain memory devices in detail<br>Differentiate SOP and POS                                                                                                                                                                                                                                   | 08<br>07         |
| Q.5                 | a)<br>b)                                    | Explain ring counter<br>Explain Master –slave J K flip-flop in detail.                                                                                                                                                                                                                          | 08<br>07         |
| 0.6                 | Solve                                       | Section-B                                                                                                                                                                                                                                                                                       | 10               |
| ų.u                 | a)<br>b)<br>c)<br>d)<br>e)<br>f)            | Define load line<br>Draw symbol of PNP and NPN BJT.<br>Define forward active mode/biasing/cut off made BJT<br>Define avalanche breakdown<br>Define current gain/voltage gain of BJT<br>Draw pin diagram of IC555/Slew rate of opamp/CMRR/Pin diagram of IC741                                   | 10               |
| Q.7                 | a)<br>b)                                    | Explain ratings of BJT<br>Explain common emitter configuration of BJT                                                                                                                                                                                                                           | 08<br>07         |
| Q.8                 | a)<br>b)                                    | Explain Op-Amp parameter in detail<br>Explain Astable multivibrator using IC55                                                                                                                                                                                                                  | 08<br>07         |

- Q.9 a) An op Amp has CMRR of 90dB. If its differential voltage gain is 30000 calculate common mode gain 05
  - b) A certain transistor has  $\alpha = 0.98$ ,  $ICO = 5\mu A$  and  $IB = 100\mu A$ . Find the values of collector and emitter currents. 05 c) Explain inverting amplifier 05

15

Q.10 Write a short note on any three

- a. Schmitt trigger
- b. LM 317
- c. First order high pass filter
- d. FET.